Ethan Chung

Student ID: 2160550

**Electronic Engineering** 

Digital Assignment

# Summary:

This report goes over the VHDL code designed to run like a microprocessor containing three distinct parts. These are the instruction stream, the memory, and the ALU. The aim was to utilise VHDL code to implement a working 32-bit microprocessor that runs a given set of instructions. The microprocessor breaks down instructions that are given to it into 3 5-bit memory addresses and a 6-bit opcode. The ALU successfully runs the set instructions and outputs the correct answer for the given instruction set of 18EB5. The ALU achieves this by using no-ops in the instruction stream that allow any registers that are being accessed to have the stored value updated if needed.

## Table of Contents:

| Summary:                    | 2  |
|-----------------------------|----|
| Table of Contents:          | 2  |
| Introduction:               | 3  |
| Design Functionality:       | 3  |
| Main Challenges:            | 4  |
| How Challenges Were Solved: | 4  |
| Proof of Working:           | 5  |
| Efficiency:                 | 7  |
| Limitations:                | 8  |
| Improvements:               | 8  |
| Appendix:                   | 9  |
| References:                 | 20 |

#### Introduction:

The given task was to code a working microprocessor using VHDL that could run a given set of instructions. The parts of the microprocessor that were required are as follows: the ALU, the memory with write-back ability, the decoder, and the instruction stream. During the coding, the microprocessor was designed to have the structure shown in figure 1.



Figure 1: Microprocessor structure implemented through code

The dotted lines represent registers in the pipeline. These are added so that all data that is used at either the ALU or memory arrive at the same time and remove any wrong instruction readings.

#### Design Functionality:

The instruction set given was to do the following instructions with the final value being stored in memory register 31 (r31):

r2+r3+r4+r5+r6-r7-r8-r9-r10-r11+r12+r13+r14+r15+r16-r17-r18-r19-r20-r21+r22+r23+r24+r25+r26-r27-r28-r29-r30

The microprocessor can complete this instruction set and output the answer of 18EB5 in 885 ns at a clock frequency of 100 GHz.

The coded microprocessor can do other operations other than add and subtract. These are abs(a), - a, abs(b), - b, a OR b, NOT a, NOT b, a AND b, and a XOR b, where a and b are the inputs to the ALU. The microprocessor also contains a zero and negative flag that is raised when a value of zero is outputted or if the output is a negative value. It also can decode a 32-bit instruction into a 6-bit opcode and 3 separate 5-bit addresses. Two of the addresses are used to access memory locations in the memory and the third is used to define which memory location will be written back to. The other 11 bits are discarded and are not read. The microprocessor can recall up to two values from the attached memory and write to all addresses apart from address 0, with memory register 0 acting as a constant 0 value that cannot be overwritten. The microprocessor structure has been pipelined with an internal clock that allows the flow of each register along the pipeline without issues as all parts of the microprocessor are synced using the same clock. The microprocessor also has a valid signal where it can check whether the opcode is valid or if the write-back register is zero. The microprocessor overwrites the output value of the ALU if the write-back register is set to zero, it sets the output as zero and saves it in register zero. In this way, the register is always zero. It also contains an enable signal that would be used to

enable and disable the flow of the instruction stream, however, has not been fully utilised in the microprocessor due to issues with getting the instruction stream to continue.

### Main Challenges:

The main challenges that appeared in this assignment were:

Setting up r0 so anything being written to it, would automatically be changed to zero, as well as any invalid opcodes having the output value changed to 0 and is written back to r0

Pipelining the microprocessor and getting them to line up, solving data hazards within the instruction stream

Getting the microprocessor to pause if an instruction contains a register that will have a value written back to it within the next two cycles, i.e., dealing with the data hazards caused by the instruction set.

### How Challenges Were Solved:

To solve the problem of anything being written to r0 would be set to 0, a signal was used in the memory that would either accept the data from the output of the ALU or be set to 0 depending on if the signal labelled valid was a 1 or 0. This allowed the calculation to be wiped if it was trying to be written back to r0. The valid signal was set up so that if any opcode that was unused or if the write-back location was set to r0, then the output from the ALU was changed to 0 and written back to register 0.

For the pipelining, I draw out a diagram of the system and looking at each part, drew on where different buffers were. This allowed me to visualise where the buffers were and where each piece of data was at each stage. This was then rearranged so that the pipelining of the system lined up.

To allow time for the requested memory location's value to be updated, the code was reordered to reduce the time where the microprocessor was idling. Also, no-ops were introduced into the instruction stream to allow time before the next memory location is accessed.

The issue of the data hazards in the instruction stream where if a following instruction wanted to access the same registers that it was going to write back to was not solved using the optimum solution. However, part of the solution was implemented, this was the enable signal. This would allow the instruction stream to be enabled and disabled to allow for the required registers to be written back to before allowing the instruction stream to flow again. The main issue faced here was that the enable signal would change to 0 but the instruction stream would carry on for a few cycles before pausing. After pausing, it was not possible to get the instruction stream to start back up, so this idea was left out of the design of the microprocessor. Instead, two no-ops were introduced between the instructions, and the instructions were re-ordered so that the instructions alternated between instructions that dealt with adding register values and instructions that subtracted register values.

# Proof of Working:

```
-- Start of main body of code
architecture dataflow of instruction_stream is
begin

process is
begin

--wait until the next rising edge of the clock and for enable to be 1 to proceed
wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_00010_00011_00001_00000000000"; -- r2+r3 goes into r1

These wait statements act as the no-ops
in the instruction stream

wait until rising_edge(clk) and enable = '1'; -- no-op
wait until rising_edge(clk) and enable = '1'; -- no-op
in the instruction stream

wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_00111_01000_11111_000000000000"; -- r7+r8 goes into r31
```

Figure 2: Code showing how no-ops are represented

Figure 1 shows how an instruction was written for the microprocessor to deal with. It also shows how the no-ops were shown and used within the instruction set. As can be seen in the figure, there first 6 bits are read as the opcode, the next set of 5 bits are read as memory location 1, the 5 bits after are read as memory location 2, the final 5-bit segment is read as to which memory location the output should be stored for the given instructions. The remaining 11-bits are unused so for ease of reading and to reduce confusion, have all been set as 0. The main instruction set was separated into add instructions and subtract instructions. All the addition instructions are added together into register 1 and all subtract instructions are added together into register 31. However, any register that has been written needs three cycles before it can be accessed with the correct value stored. If the register is accessed within the next cycle, a data hazard occurs as the wrong data will be used in the next calculation. The above figure shows how the no-ops have been added to the instruction stream. This means that each instruction takes 3 clock cycles to be completed which is shown in the figure below. The instruction set has also been rewritten to reduce the number of no-ops needed. The new instruction stream now is r2+r3-r7-r8+r4-r9+r5-r10+r6-r11+r12-r17+r13-r18+r14-r19+r15-r20+r16r21+r22-r27+r23-r28+r24-r29+r26-r27+r30. Then the final instruction is r1-r31 to give the same result as the instruction set given. This removes the data hazards as the no-ops and instruction rearrangement allow for enough time for the register to update so it holds the correct value.



Figure 3: Simulation screenshot showing valid signal changing

The above figure shows that when an invalid opcode is in the instruction stream, the valid signal changes to 0 after 1 clock cycle due to the pipeline having one cycle. This is used to stop any invalid operations or if the write-back address has been set to 0 from corrupting the workings of the microprocessor. When valid is set to 0, the writeback address is changed to 0 and the ALU output is changed to 0 as well. This acts as a reset flag.



Figure 4: Simulation showing signal values and the flow through the pipeline

Figure 3 shows how an instruction flows through the pipeline. The instruction comes through the instruction stream and one cycle later is broken down into the necessary data, which is the opcode, which memory locations to get the data from, and which memory location to write back to which is delayed by one cycle. In the next cycle, the data from the memory locations are fetched and the write-back memory location is released from the previous register so is not in sync with the data. On the next rising edge of the clock, the ALU performs the given operation on the fetched data, then on the next cycle is written back into the given write-back memory location. The output reads that write-back memory location on the next cycle so that the write-back operation can be checked to ensure it is working correctly.

Figure 3 also shows that at the start of the simulation, all the variables are initially U. Once both the enable signal and valid signal are seen as 1, the instruction stream is allowed to proceed. Once the clock after both signals are initialised as 1, the first instruction comes in. This then prompts the other signals to change from U to the required values from the instruction. Some signals take longer to change from U as it takes 1 to 3 cycles for the signal to travel through the pipeline depending on which signal it is.

| ⊕ лг alu_in1 | 000C5992 | X 0000B806 X X          | 000C5992 |          |  |
|--------------|----------|-------------------------|----------|----------|--|
| ⊞ JJ alu_in2 | 00018BE5 | X 000BA18C X 000ACDAD X |          | 00018BE5 |  |
| ⊞ JJ alu_out | 00018BE5 | X 000ACDAD X X X        |          | 00018BE5 |  |
|              | 00018BE5 | X 000ACDAD X X X        |          | 00018BE5 |  |
| ⊕ ЛГ output  | 00018BE5 | X 000ACDAD X            |          | 00018BE5 |  |

Figure 5: Simulation showing final value obtained after instruction set from ALU

Comparing the ALU output values from figure 3 and those from figure 5, we can see that r2+r3=18011+16E5A=2EE6B and r7+r8=14C+14E6B=14FB7 for both showing that the ALU is outputting the correct answers.

| Memory   | Value |                         |                         | Running Total |        |
|----------|-------|-------------------------|-------------------------|---------------|--------|
| location |       | running total (+) (Hex) | running total (-) (Hex) | (Hex)         |        |
| 0        | 0     |                         |                         |               |        |
| 1        | 0     |                         |                         |               |        |
| 2        | 98321 |                         |                         |               |        |
| 3        | 93786 | 2EE6B                   |                         | 2EE6B         |        |
| 4        | 14007 | 32522                   |                         | 32522         |        |
| 5        | 75501 | 44C0F                   |                         | 44C0F         |        |
| 6        | 93561 | 5B988                   |                         | 5B988         |        |
| 7        | 332   | 0                       |                         | 5B83C         |        |
| 8        | 85611 | 0                       | 14FB7                   | 469D1         |        |
| 9        | 36518 | 0                       | 1DE5D                   | 3DB2B         |        |
| 10       | 78586 | 0                       | 31157                   | 2A831         |        |
| 11       | 47484 | 0                       | 3CAD3                   | 1EEB5         |        |
|          |       | 0                       | 0                       | 0             |        |
| 12       | 64810 | 6B6B2                   | 0                       | 2EBDF         |        |
| 13       | 15808 | 6F472                   | 0                       | 3299F         |        |
| 14       | 26091 | 75A5D                   | 0                       | 38F8A         |        |
| 15       | 17754 | 79FB7                   | 0                       | 3D4E4         |        |
| 16       | 81289 | 8DD40                   | 0                       | 5126D         |        |
|          |       | 0                       | 0                       | 0             |        |
| 17       | 75245 | 0                       | 4F0C0                   | 3EC80         |        |
| 18       | 56096 | 0                       | 5CBE0                   | 31160         |        |
| 19       | 96786 | 0                       | 745F2                   | 1974E         |        |
| 20       | 16458 | 0                       | 7863C                   | 15704         |        |
| 21       | 45256 | 0                       | 83704                   | A63C          |        |
|          |       | 0                       | 0                       | 0             |        |
| 22       | 347   | 8DE9B                   | 0                       | A797          |        |
| 23       | 62628 | 9D33F                   | 0                       | 19C3B         |        |
| 24       | 64460 | ACF0B                   | 0                       | 29807         |        |
| 25       | 53889 | BA18C                   | 0                       | 36A88         |        |
| 26       | 47110 | C5992                   | 0                       | 4228E         |        |
|          |       | 0                       | 0                       | 0             |        |
| 27       | 11867 | 0                       | 8655F                   | 3F433         |        |
| 28       | 48355 | 0                       | 92242                   | 33750         |        |
| 29       | 31874 | 0                       | 99EC4                   | 2BACE         |        |
| 30       | 77545 | 0                       | ACDAD                   | 18BE5         |        |
| 31       | 0     | 0                       | 0                       | 18BE5         |        |
| totals   |       |                         | 18BE5                   | 18BE5         | 101349 |

Figure 6: Calculation of correct final value

Figure 3 shows how the final value was calculated by converting all the values in the memory to hexadecimal and then following the instruction stream stated before. Following the instruction stream, the final answer is 00018BE5 in hex form which is 101349 in decimal. As stated before, the final ALU output matches that of the calculated final value proving that the ALU runs and the instruction for the pipeline is correct. Comparing figure 3 with figures 6, 7, 8 & 9 in the appendix, it can be seen that the microprocessor correctly calculates the values detailed in the "running total (+) (Hex)" and "running total (-) (Hex)" in the table shows that with the added no-ops, the microprocessor can successfully the instructions.

#### Efficiency:

The Microprocessor has a clock period of 10 ns and therefore a clock speed of 100 GHz. It takes 925 ns to get the output of 00018BE5, which is made of 28 instructions. However, in the instruction stream, the instructions were reordered, and no-ops were introduced into the stream to allow for time for the microprocessor to write back to a register. Two no-ops were added between each instruction meaning that there were a total of 84 instructions and that the efficiency of the current microprocessor is 33.33%.

#### Limitations:

The instruction stream uses no-ops to allow for registers to be updated before the instructions can continue along the pipeline, this means that the instructions are only applicable to pipelines of the same structure. With the added no-ops, the instruction set contains only 33.33% of useful instructions. This is considerably low for a microprocessor. Another limitation of this microprocessor setup is that both registers 1 and 31 are used, if another type of instruction was added into the instruction stream and was needed for another calculation, then one of the registers would have to be used for that purpose instead.

## Improvements:

To improve the microprocessor, the enable signal could be properly added so that it pauses the instruction stream if an instruction tries to access a register that will be updated. This would allow this processor to process any set of instructions and allow the given instruction set to be given to any other microprocessor. This would also speed up the computation time as the microprocessor may not need to wait so long for the register to be updated. It would increase the efficiency of the microprocessor as 100% of the instructions would be useful. Also, the instruction stream could be set up in such a way that only one out of registers r1 and r31 is used for the given instruction set, which would allow for one extra register to be used if a separate calculation was needed to be done as well as the given instruction set.

# Appendix:



Figure 7: Full simulation screenshot (a)



Figure 8: Full simulation screenshot (b)



Figure 9: Full simulation screenshot (c)



Figure 10: Full Simulation screenshot (d)

```
--*********** Microprocessor ************
         -- setting up the libraries used
17
18
      library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;
       use ieee.numeric_std.all;
21
22
23
24
25
26
27
28
       entity compalu is
       end entity compalu;
       architecture test of compalu is
       --setting up signals used within the Microprocessor program signal instruct trans: std_logic_vector(31 downto 0); signal opcode_in: std_logic_vector(5 downto 0) :="000000"; signal in1, in2, in3: std_logic_vector(4 downto 0);
29
30
31
32
33
34
35
36
37
38
39
40
41
42
       signal alu_inl, alu_in2, alu_out, alu_trans, output: std_logic_vector(31 downto 0) :=X"000000000"; signal sigz, sign: std_logic := '0'; signal clk: std_logic; signal enable: std_logic;
        signal valid_check: std_logic;
       begin
                                        --constantly changing clk value when code is running
-- Period per full clock cycle = 10 ns
            process is
            begin
              clk <= '0';
              wait for 5 ns;
clk <= '1';</pre>
              wait for 5 ns;
43
44
45
46
             end process;
       gl: entity work.instruction_stream(dataflow) -- run architecture named dataflow in program instruction_stream
              port map( instruct => instruct trans, clk => clk, -- transfer named registers into named signals
47
48
49
50
51
52
53
54
55
56
57
58
59
60
              enable => enable, valid => valid_check);
            g2: entity work.decoder_test(divide) -- run architecture named divide in program named decoder_test
port map ( instruct_input => instruct_trans, instruct1 => in1, instruct2 => in2,
instruct3buff2 => in3, opcode => opcode_in, clock => clk, valid_trans => valid_check,
                   enable_trans => enable, output_check => output);
                 g3: entity work.memory_test(dataflow) -- run architecture named dataflow in program named memory_test
port map ( addr1 => in1, addr2 => in2, d_out1 => alu_in1, d_out2 => alu_in2,
addr3 => in3, d_in => alu_trans, check => output, valid => valid_check,
                        clock => clk, enable_input => enable);
                 g4: entity work.alu_test(dataflow) -- run architecture named dataflow in program named alu_test
                       port map ( a => alu in1, b => alu in2, opcode => opcode in, c => alu_out,
z => sigz, n => sign, clock => clk, enable_input => enable);
61
62
63
64
       alu trans <= alu out; -- transfer value of alu out to alu trans to be written back to memory
       end architecture test;
```

Figure 11: Microprocessor code screenshot

```
-- Stating and defining libraries used within the instruction stream program library ieee;
17
18
     use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
19
20
21
22
23
24
25
    entity instruction_stream is
-- setting up reigsters used in the Instruction stream program
          port (instruct: out std_logic_vector(31 downto 0);
clk: in std_logic;
enable: in std_logic;
valid: in std_logic);
27
28
29
30
31
    end instruction_stream;
32
33
34
35
    -- Start of main body of code architecture dataflow of instruction_stream is
36
    begin
37
            process is
38
39
40
             begin
41
              --wait until the next rising edge of the clock and for enable to be 1 to proceed
42
43
             wait until rising_edge(clk) and enable = '1';
44
             instruct <= B"001010 00010 00011 00001 00000000000"; -- r2+r3 goes into r1
45
46
             wait until rising_edge(clk) and enable = '1'; -- no-op
wait until rising_edge(clk) and enable = '1'; -- no-op
47
48
49
50
51
52
53
54
             wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_00111_01000_11111_000000000000";-- r7+r8 goes into r31</pre>
55
             wait until rising edge(clk) and enable = '1';
56
57
58
59
             wait until rising_edge(clk) and enable = '1';
                   wait until rising_edge(clk) and enable = '1';
             instruct <= B"001010_00100_00001_00001_0000000000"; --r4+r1 goes into r1
60
61
62
             wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
63
64
65
66
                   wait until rising_edge(clk) and enable = '1';
67
             instruct <= B"001010_01001_11111_11111_000000000000"; --r9+r31 goes into r31
68
```

Figure 12: Instruction stream code screenshot (a)

```
wait until rising_edge(clk) and enable = '1';
             instruct <= B"001010 01001 11111 11111 00000000000"; --r9+r31 goes into r31
68
69
70
71
72
73
            wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
 74
75
76
             wait until rising_edge(clk) and enable = '1';
            instruct <= B"001010 00101 00001 00001 0000000000"; --r5+r1 goes into r1
77
78
79
            wait until rising_edge(clk) and enable = '1';
80
            wait until rising_edge(clk) and enable = '1';
81
82
                wait until rising_edge(clk) and enable = '1';
83
            84
85
86
87
            wait until rising_edge(clk) and enable = '1';
88
            wait until rising_edge(clk) and enable = '1';
89
90
91
              wait until rising_edge(clk) and enable = '1';
92
             instruct <= B"001010_00110_00001_00001_0000000000"; --r6+r1 goes into r1
93
94
            wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
95
96
97
98
            wait until rising_edge(clk) and enable = '1';
99
            instruct <= B"001010_01011_11111_11111_000000000000"; --r11+r31 goes into r31
100
101
102
            wait until rising_edge(clk) and enable = '1';
103
104
            wait until rising_edge(clk) and enable = '1';
105
106
107
            wait until rising_edge(clk) and enable = '1';
108
            instruct <= B"001010_01100_00001_00001_00000000000"; --r12+r1 goes into r1
109
110
           wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
111
112
113
114
               wait until rising_edge(clk) and enable = '1';
115
116
           instruct <= B"001010 10001 11111 11111 00000000000"; --r17+r31 goes into r31
117
118
          wait until rising edge(clk) and enable = '1';
119
```

Figure 13: Instruction stream code screenshot (b)

```
wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
119
120
121
122
123
124
           wait until rising_edge(clk) and enable = '1';
125
           instruct <= B"001010_01101_00001_00001_00000000000"; --r13+r1 goes into r1
126
127
128
           wait until rising_edge(clk) and enable = '1';
129
           wait until rising_edge(clk) and enable = '1';
130
131
               wait until rising_edge(clk) and enable = '1';
132
            instruct <= B"001010_10010_11111_11111_00000000000"; --r18+r31 goes into r31
133
134
135
           wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
136
137
138
139
            wait until rising_edge(clk) and enable = '1';
140
141
           instruct <= B"001010 01110 00001 00001 0000000000"; --r14+r1 goes into r1
142
143
144
              wait until rising_edge(clk) and enable = '1';
              wait until rising edge(clk) and enable = '1';
145
146
147
                wait until rising_edge(clk) and enable = '1';
148
149
            instruct <= B"001010_10011_11111_11111_000000000000"; --r19+r31 goes into r31
150
151
152
           wait until rising_edge(clk) and enable = '1';
           wait until rising_edge(clk) and enable = '1';
153
154
155
156
           wait until rising_edge(clk) and enable = '1';
157
            instruct <= B"001010 01111 00001 00001 0000000000"; --r15+r1 goes into r1
158
159
           wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
160
161
162
163
          wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_10100_11111_11111_000000000000"; --r20+r31 goes into r31</pre>
164
165
166
167
          wait until rising_edge(clk) and enable = '1';
168
          wait until rising_edge(clk) and enable = '1';
169
170
171
```

Figure 14: Instruction stream code screenshot (c)

```
171
172
           wait until rising_edge(clk) and enable = '1';
173
           instruct <= B"001010_10000_00001_00001_0000000000"; --r16+r1 goes into r1
174
175
176
           wait until rising_edge(clk) and enable = '1';
           wait until rising_edge(clk) and enable = '1';
177
178
179
          wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_10101_11111_11111_000000000000"; --r21+r31 goes into r31</pre>
180
181
182
183
184
          wait until rising_edge(clk) and enable = 'l';
185
          wait until rising_edge(clk) and enable = '1';
186
187
188
           wait until rising_edge(clk) and enable = '1';
189
           instruct <= B"001010 10110 00001 00001 0000000000"; --r22+r1 goes into r1
190
191
192
           wait until rising_edge(clk) and enable = '1';
           wait until rising_edge(clk) and enable = '1';
193
194
195
          wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_11011_11111_11111_000000000000"; --r27+r31 goes into r31</pre>
196
197
198
199
200
          wait until rising_edge(clk) and enable = '1';
201
          wait until rising_edge(clk) and enable = '1';
202
203
204
          wait until rising_edge(clk) and enable = '1';
          instruct <= B"001010 10111 00001 00001 00000000000"; -- r23+r1 goes into r1
205
206
207
          wait until rising_edge(clk) and enable = '1';
208
209
          wait until rising_edge(clk) and enable = '1';
210
211
212
213
              wait until rising_edge(clk) and enable = '1';
          instruct <= B"001010_11100_11111_11111_00000000000"; -- r28+r31 goes into r31
214
215
216
          wait until rising_edge(clk) and enable = '1';
217
          wait until rising_edge(clk) and enable = '1';
218
219
220
          wait until rising_edge(clk) and enable = 'l';
          instruct <= B"001010_11000_00001_00001_0000000000"; --r24+r1 goes into r1
221
222
223
```

Figure 15: Instruction stream code screenshot (d)

```
223
224
225
226
227
228
             wait until rising_edge(clk) and enable = '1';
             wait until rising_edge(clk) and enable = 'l';
                   wait until rising_edge(clk) and enable = '1';
229
             instruct <= B"001010_11101_11111_11111_00000000000"; --r29+r31 goes into r31
230
231
232
233
234
235
236
237
238
239
             wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
             wait until rising_edge(clk) and enable = '1';
             instruct <= B"001010_11001_00001_00001_0000000000"; --r25+r1 goes into r1
240
             wait until rising_edge(clk) and enable = '1';
             wait until rising_edge(clk) and enable = '1';
241
242
243
244
                    wait until rising_edge(clk) and enable = '1';
             instruct <= B"001010 11110 11111 11111 00000000000"; --r30+r31 goes into r31
245
246
247
             wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
248
249
250
251
252
253
             wait until rising_edge(clk) and enable = '1';
instruct <= B"001010_11010_00001_00001_0000000000"; --r26+r1 goes into r1</pre>
254
255
             wait until rising_edge(clk) and enable = 'l';
wait until rising_edge(clk) and enable = 'l';
wait until rising_edge(clk) and enable = 'l';
256
257
258
259
260
261
             wait until rising_edge(clk) and enable = '1';
instruct <= B"001000_00001_11111_11111_000000000000"; --r1-r31 goes into r31</pre>
262
263
264
265
             wait until rising_edge(clk) and enable = '1';
wait until rising_edge(clk) and enable = '1';
266
267
268
269
             wait until rising_edge(clk) and enable = '1';
instruct <= B"100000_00001_11111_11111_000000000000"; --invalid opcode to hold final answer</pre>
270
271
       wait;
end process;
end architecture;
272
273
```

Figure 16: Instruction stream code screenshot (e)

```
-- Stating and defining libraries used within the Decoder program
      library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;
18
19
20
21
22
23
24
25
26
27
28
          - setting up registers used with the decoder program
       entity decoder_test is
              port (opcode, opcode_buff1, opcode_buff2: out std_logic_vector(5 downto 0); -- 6 bit register
              instruct1, instruct2, instruct3: out std_logic_vector(4 downto 0); -- 5 bit register
instruct3buff, instruct3buff2 : out std_logic_vector(4 downto 0);
instruct_input: in std_logic_vector(31 downto 0); -- 32 bit register
instruct_valid, instruct_buff, instruct_buff2: out std_logic_vector(31 downto 0);
valid_trans, enable_trans: out std_logic; -- 1 bit register
clock: in std_logic;
output_check: in std_logic_vector(31 downto 0));
29
30
31
32
33
34
35
36
       end decoder_test;
      --beginning of main body of code
architecture divide of decoder_test is
-- initialising signals used in code
signal enable: std_logic;
signal valid: std_logic;
37
38
39
40
41
42
43
       begin
                    process is
begin
44
45
                      -- move the instruction stream along pipeline
46
                          instruct_buff<=instruct_input;</pre>
47
48
                     --input insctruction is broken down into opcode
--and instructions 1, 2 and 3
opcode_buff1 <= instruct_input(31 downto 26);
49
50
51
52
53
54
55
56
57
58
                      opcode <= opcode_buff1;
                      instruct1 <= instruct_input(25 downto 21);</pre>
                      instruct2 <= instruct_input(20 downto 16);</pre>
                      instruct3 <= instruct_input(15 downto 11);</pre>
59
60
61 -- buffer instruction 3 as would arrive at ALU to early
62 instruct3buff <= instruct3;</pre>
```

Figure 17: Decoder code screenshot (a)

Figure 18: Decoder code screenshot (b)

```
- Stating and defining libraries used within the Memory program
     library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
       -- Setting up registers used within the Memory program
     restring up registers used within the memory program
entity memory_test is

port (addr1, addr2, addr3: in std_logic_vector(4 downto 0);
addr3_buff1, addr3_buff2, addr3_buff3: out std_logic_vector(4 downto 0);
d_in: in std_logic_vector(31 downto 0);
check: out std_logic_vector(31 downto 0);
d_out1, d_out2: out std_logic_vector(31 downto 0);
valid: in std_logic;
clack_perblo_invert_in_std_logic);
      clock, enable_input: in std_logic);
end entity memory_test;
      --start of main body of code architecture dataflow of memory_test is type rom_array is array (0 to 31) of std_logic_vector(31 downto 0); -- Defining ROM memory as 32 locations each of 32-bit length
     -- Initiallisma data inside each memory location
      signal addr1 valid, addr2 valid: std_logic_vector(4 downto 0); signal d_inbuff: std_logic_vector(31 downto 0);
      begin
       process
begin
- if instructions are valid, then move the values from certain registers to signals
         if valid = '1' then
                addr3_buff1 <= addr3;
                d_inbuff <= d_in;
addrl_valid <= addrl;</pre>
                addr2_valid <= addr2;
       -- if instructions are not valid, then change singal values to 0
            addr3 buff1 <= "00000";
65
66
            d inbuff <=X"00000000";
```

Figure 19: Memory (ROM) code screenshot (a)

```
67
68
        end if;
69
    -- put data from given memory loaction into registers d out1 and d out2
             d_out1 <= rom_mem(conv_integer(addrl_valid));</pre>
70
        d_out2 <= rom_mem(conv_integer(addr2_valid));</pre>
71
72
73
    -- Move write back address along pipeline
74
        addr3 buff2 <= addr3 buff1;
75
    -- write back the value of d_in into given memory location
76
        rom mem(conv integer(addr3 buff1)) <= d in;
77
78
79
    -- put value from given memory address into register check
80
    check <= rom mem(conv integer(addr3 buff2));</pre>
81
82
    -- tells program to only proceed when clock is on rising edge
83
        wait until rising edge(clock);
84
85
       end process;
86
    end architecture dataflow;
87
```

Figure 20: Memory (RAM) code screenshot (b)

```
16
    -- Stating and defining libraries used within the ALU program
17
   library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;
18
19
20
21
23
    entity alu_test is
24
25
    -- Setting up registers used within the ALU program
     26
27
28
                valid: out std_logic;
clock, enable_input: in std_logic);
29
30
    end entity alu_test;
31
32
    --main body of the code
34
35
    architecture dataflow of alu_test is
    --set up signal used within the program
36
       signal c_input: std_logic_vector(31 downto 0);
37
38
39
        process
40
        begin
41
42
    --defining what operation to perform on the data inputted into a and b when certain
43
    --opcodes have been put in
      c_input <= a + b when opcode="001010"
else a - b when opcode="001000"</pre>
44
45
      else abs a when opcode="000110"
46
      else -a when opcode="001110"
47
      else abs b when opcode="000010"
48
49
      else -b when opcode="001101"
50
      else a or b when opcode="001111"
      else not a when opcode="001011"
51
      else not b when opcode="000011"
52
      else a and b when opcode="000101"
53
54
      else a xor b when opcode="0000001";
55
56
    --If instructions are invalid then change output, c, to 0
57
      if valid = '0' then
58
           c <= X"00000000";
59
60
    --If instructions are valid, then allow data to transfer from signal to output register
61
          c <= c_input;
62
           end if;
63
          if c = X"00000000" then -- if c is zero, raise z flag
64
```

Figure 21: ALU code screenshot (a)

Figure 22: ALU code screenshot (b)

# References:

- [1] Electronic Engineering Digital Part 1 assignment sheet Dr. Steven Quigley https://canvas.bham.ac.uk/courses/65144/files/13704053/download?wrap=1
- [2] Electronic Engineering Digital Part 2 assignment sheet Dr. Steven Quigley <a href="https://canvas.bham.ac.uk/courses/65144/files/13704051?wrap=1">https://canvas.bham.ac.uk/courses/65144/files/13704051?wrap=1</a>
- [3] Electronic Engineering Digital Part 3 assignment sheet Dr. Steven Quigley https://canvas.bham.ac.uk/courses/65144/files/13909223?wrap=1
- [4] Electronic Engineering Digital Digital Part 2 Dr. Steven Quigley <a href="https://canvas.bham.ac.uk/courses/65144/files/13538000?wrap=1">https://canvas.bham.ac.uk/courses/65144/files/13538000?wrap=1</a>